Add EtherCAT Slave (ECS) functionality to your XMC equipped base board
The EtherCAT Slave Controller address space is directly mapped to the PCI Express® address space.
Easy Configuration by setod's EtherCAT Master or other masters
Sample EtherCAT Slave Information File (ESI file in XML format) is provided
setod's EtherCAT Slave API library and sample code for rapid application development are included
- The FPGA contains Bus Master DMA Support to offload the CPU from copying the output process image data into the host memory. This is utilized by the setod EtherCAT Slave Stack.
The ECS-XMC/FPGA is an EtherCAT Slave Controller board in a VITA 42.3 (XMC) form factor. It utilizes a Beckhoff IP-Core which is implemented in an Altera FPGA and configured for 8 FMMUs, 8 Sync Managers, 60 kB DPRAM and 64 bit Distributed Clocks. Other Configurations are available on request. The FPGA connects between the PCI Express bus on the XMC P15 connector and the two Ethernet interfaces on the front panel. The additional EtherCAT signals Sync and Latch are available on the secondary XMC connector P16, soldering pads or optionally on the PMC I/O connector P14.
Because of this simple hardware topology and the use of a “soft” controller the design offers a maximum of flexibility. The XMC system can act as an I/O node. An EtherCAT master can use several EtherCAT protocols like CoE, FoE and EoE to communicate with this EtherCAT slave device.
Via connector XMC-P16 equipped on the ECS-XMC/FPGA 20 3.3 V LVTTL I/Os are available, including the signals from the EtherCAT Slave Controller: 2x Sync and 2x Latch. On request the 20 XMC I/Os can be configured as 10 I/Os with 2.5 V level LVDS.
Device drivers for Windows® and Linux® with documentation and EtherCAT slave examples are included in the scope of delivery. Drivers for other operating systems, especially real-time operating systems, are available on request.
If you have any questions or would like more information, please do not hesitate to contact our sales team.
XMC board with EtherCAT slave IP-Core in Altera FPGA. incl. driver, slave stack binary and documentation for Windows and Linux on CD
- Bus-Mastering (DMA-Support)
- EtherCAT Slave capable
- EtherCAT Slave
- Digital Output
- Digital Input
- Windows 7/8/10/11